Simultaneous switching noise: the relation between bus layout and coding

As device geometries shrink and power supply voltages decrease, simultaneous switching noise (SSN) is having a detrimental effect on IC reliability. This article analyzes the impact of different bus transitions on SSN. Transitions involving the same number of switching signals, but with different pl...

Full description

Bibliographic Details
Main Authors: Rossi, Daniele (Author), Niewland, Andre' (Author), Metra, Cecilia (Author)
Format: Article
Language:English
Published: 2008-01.
Subjects:
Online Access:Get fulltext
LEADER 01598 am a22001453u 4500
001 368680
042 |a dc 
100 1 0 |a Rossi, Daniele  |e author 
700 1 0 |a Niewland, Andre'  |e author 
700 1 0 |a Metra, Cecilia  |e author 
245 0 0 |a Simultaneous switching noise: the relation between bus layout and coding 
260 |c 2008-01. 
856 |z Get fulltext  |u https://eprints.soton.ac.uk/368680/1/d%2526t08.pdf 
520 |a As device geometries shrink and power supply voltages decrease, simultaneous switching noise (SSN) is having a detrimental effect on IC reliability. This article analyzes the impact of different bus transitions on SSN. Transitions involving the same number of switching signals, but with different placement of switching wires (different switching patterns) within the bus, can induce considerably different levels of SSN. The authors evaluate how SSN varies as a function of the number of switching wires, for different values of wire capacitances. They find that a piecewise linear dependency exists between the SSN and the number of switching wires when the coupling capacitance between adjacent wires is taken into account. Additionally, they analyze the impact of the switching patterns on the effectiveness of the coding techniques that are often proposed to reduce the amount of switching wires and hence SSN. They show that switching-pattern and layout considerations have a significant impact on coding performance. The authors perform their analysis considering realistic bus and power supply network models, both implemented using standard 0.13-micron CMOS technology. 
655 7 |a Article